| Dashboard / My cou                                                                                | rses / <u>CS208</u> / <u>CS-208 End-Sem Online Exam-13-05-2022</u> / <u>CS-208 End-Sem Online Exam-13-05-2022</u> |
|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|
|                                                                                                   |                                                                                                                   |
|                                                                                                   | Friday, 13 May 2022, 10:02 AM                                                                                     |
|                                                                                                   | Finished Table 2000 1100 NV                                                                                       |
|                                                                                                   | Friday, 13 May 2022, 11:20 AM                                                                                     |
|                                                                                                   | 1 hour 17 mins                                                                                                    |
|                                                                                                   | 37.0/45.0<br><b>16.4</b> out of 20.0 ( <b>82</b> %)                                                               |
| Grade                                                                                             | 16.4 Out of 20.0 (62%)                                                                                            |
| Question 1                                                                                        |                                                                                                                   |
| Complete                                                                                          |                                                                                                                   |
| Mark 1.0 out of 1.0                                                                               |                                                                                                                   |
|                                                                                                   |                                                                                                                   |
| What is the CACHE                                                                                 | address for direct mapped CACHE? the main memory location 31 and no. of CACHE locations are 8.                    |
| O a. 5                                                                                            |                                                                                                                   |
| O b. 8                                                                                            |                                                                                                                   |
| O c. 6                                                                                            |                                                                                                                   |
| d. 7                                                                                              |                                                                                                                   |
| Question <b>2</b>                                                                                 |                                                                                                                   |
| Complete                                                                                          |                                                                                                                   |
| Mark 0.0 out of 1.0                                                                               |                                                                                                                   |
|                                                                                                   |                                                                                                                   |
| To calculate the targ                                                                             | get address for the branch instruction. Select the correct option                                                 |
| a. ALU perform the Addition operation and the content of register R1 should not be equal to R2    |                                                                                                                   |
| b. ALU perform the subtraction operation and the content of register R1 should not be equal to R2 |                                                                                                                   |
| c. ALU perform                                                                                    | the Addition operation and the content of register R1 should be equal to R2                                       |
| O d. ALU perform                                                                                  | the subtraction operation and the content of register R1 should be equal to R2                                    |

| Question <b>3</b> Complete                                                                                                        |
|-----------------------------------------------------------------------------------------------------------------------------------|
| Mark 1.0 out of 1.0                                                                                                               |
|                                                                                                                                   |
| The drawback of loop unrolling technique?                                                                                         |
| a. All of the mentioned                                                                                                           |
| ○ b. Occupation of more code space                                                                                                |
| o. Register shortfall may happned                                                                                                 |
| O d. Number of instruction increases                                                                                              |
|                                                                                                                                   |
| Question 4                                                                                                                        |
| Complete  Mark 1.0 out of 1.0                                                                                                     |
| Mark 1.0 Out of 1.0                                                                                                               |
| For Unconditional Jump, full 32 bit target address is computed by concatenating?                                                  |
| a. Bits 00 in the lowest positions                                                                                                |
| ○ b. 26 bit immediate field                                                                                                       |
| c. All of the mentioned                                                                                                           |
| ○ d. Upper 4 bits of PC                                                                                                           |
|                                                                                                                                   |
| Question 5                                                                                                                        |
| Complete  Mark 1.0 out of 1.0                                                                                                     |
|                                                                                                                                   |
| When both integer are +ve i.e. (+ve) x (+ve) = (+ve) and Multiply 7 with 3 and register size is 4 bit. Choose the correct option? |
| a. 3 Cycles are required to complete the multiplication                                                                           |
| ○ b. 7 Cycles are required to complete the multiplication                                                                         |
| c. 5 Cycles are required to complete the multiplication                                                                           |
| d. 4 Cycles are required to complete the multiplication                                                                           |
|                                                                                                                                   |

| <u> </u>                                                                        |
|---------------------------------------------------------------------------------|
| Question <b>6</b>                                                               |
| Complete                                                                        |
| Mark 1.0 out of 1.0                                                             |
|                                                                                 |
|                                                                                 |
| Name the type of hazard presented in the following two sequential instructions: |
| add t2, t1, t0                                                                  |
| sub t4, t3, t2                                                                  |
|                                                                                 |
|                                                                                 |
| a. Read After Write (RAW)                                                       |
| Dead After Dead (DAD)                                                           |
| ○ b. Read After Read (RAR)                                                      |
| o. Write After Write (WAW)                                                      |
| O al Marita Affara Danal (MAD)                                                  |
| ○ d. Write After Read (WAR)                                                     |
|                                                                                 |
|                                                                                 |
| Question <b>7</b>                                                               |
| Complete                                                                        |
| Mark 1.0 out of 1.0                                                             |
|                                                                                 |
|                                                                                 |
| The bit used to signify that the cache location is updated is                   |
|                                                                                 |
|                                                                                 |
| ○ a. Valid bit                                                                  |
| valid bit                                                                       |
|                                                                                 |
|                                                                                 |
| b. Dirty bit                                                                    |
|                                                                                 |
|                                                                                 |
| O a Defense a life                                                              |
| ○ c. Reference bit                                                              |
| O d. <b>Update bit</b>                                                          |
|                                                                                 |
|                                                                                 |
|                                                                                 |

| '22/22, 3:39 PM                         | CS-208 End-Sem Online Exam-13-05-2022: Attempt review                                                                                                         |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Question <b>8</b>                       |                                                                                                                                                               |
| Complete                                |                                                                                                                                                               |
| Mark 1.0 out of 1.0                     |                                                                                                                                                               |
|                                         |                                                                                                                                                               |
|                                         | tions, the instruction format is 6-bit opcode, 5-bit t1, 5-bit t2 and 16-bit for constant field value, to d clock cycle of pipeline. select the right option. |
| lw \$t1, offset_value(\$t2)             |                                                                                                                                                               |
| sw \$t1, offset_value(\$t2)             |                                                                                                                                                               |
|                                         |                                                                                                                                                               |
|                                         |                                                                                                                                                               |
| a. 16-bit constant field & must         | be sign extended to 32 bits                                                                                                                                   |
| O b. 16-bit constant field & must       | be sign extended to 16 bits                                                                                                                                   |
| oc. 16-bit constant field & must be     | pe sign extended to 28 bits                                                                                                                                   |
| od. 16-bit constant field & must        | be sign extended to 64 bits                                                                                                                                   |
|                                         |                                                                                                                                                               |
|                                         |                                                                                                                                                               |
| Question <b>9</b>                       |                                                                                                                                                               |
| Complete  Mark 1.0 out of 1.0           |                                                                                                                                                               |
| Wark 1.0 out of 1.0                     |                                                                                                                                                               |
|                                         |                                                                                                                                                               |
| In pipeline instructions are executed   | in ?                                                                                                                                                          |
| a. Parallel manner                      |                                                                                                                                                               |
| O b. Bidirectional manner               |                                                                                                                                                               |
| oc. Serial manner                       |                                                                                                                                                               |
| <ul><li>d. Overlapping manner</li></ul> |                                                                                                                                                               |
|                                         |                                                                                                                                                               |

| 2/22, 3:39 PM                    | CS-208 End-Sem Online Exam-13-05-2022: Attempt review                                                                                                                                                           |
|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Question <b>10</b>               |                                                                                                                                                                                                                 |
| Complete                         |                                                                                                                                                                                                                 |
| Mark 1.0 out of 1.0              |                                                                                                                                                                                                                 |
|                                  |                                                                                                                                                                                                                 |
| The concept of Virtual memory us | sed to                                                                                                                                                                                                          |
|                                  |                                                                                                                                                                                                                 |
| a. Allow the program to have     | more space than the main memory                                                                                                                                                                                 |
| b. All of the mentioned          |                                                                                                                                                                                                                 |
| C. Allow multiple programs       |                                                                                                                                                                                                                 |
|                                  |                                                                                                                                                                                                                 |
| Od. Provide protection           |                                                                                                                                                                                                                 |
|                                  |                                                                                                                                                                                                                 |
|                                  |                                                                                                                                                                                                                 |
| Question <b>11</b>               |                                                                                                                                                                                                                 |
| Complete                         |                                                                                                                                                                                                                 |
| Mark 1.0 out of 1.0              |                                                                                                                                                                                                                 |
|                                  | processor has the following stages: Instruction Fetch (IF), Instruction Decode (ID),Operand Fetch (OF), ck(WB).The IF,ID,OF and WB stages take 1 clock cycle each for every instruction. Consider a sequence of |
| •                                | O instructions take 22 shall misles each 25 instructions take 22 shall misles each and the remaining 25                                                                                                         |

100 instructions. In the PO stage, 40 instructions take 33 clock cycles each, 35 instructions take 22 clock cycles each, and the remaining 25 instructions take 11 clock cycles each. Assume that there are no data hazards and no control hazards. How many clock cycles are required for completion of execution of the sequence.

- a. 221
- O b. 218
- oc. 219
- O d. 220

d. 2

| .2.12.2., 0.00 1 W                              | CO 200 End Cent Chant to 60 2022. Attempt to low                        |
|-------------------------------------------------|-------------------------------------------------------------------------|
| Question 12                                     |                                                                         |
| Complete                                        |                                                                         |
| Mark 1.0 out of 1.0                             |                                                                         |
|                                                 |                                                                         |
| Consider the following code:                    |                                                                         |
|                                                 |                                                                         |
| CODE:                                           |                                                                         |
| Load R1,Loc1; Load R1 from memory location L    | .oc1                                                                    |
| Load R2,Loc2; Load R2 from memory location L    | .oc2                                                                    |
| Add R1,R2,R1; Add R1 and R2 and save result in  | R1                                                                      |
| Dec R2; Decrement R2                            |                                                                         |
| Dec R1; Decrement R1                            |                                                                         |
| Mpy R1,R2,R3; Multiply R1 and R2 and store in F |                                                                         |
| Store R3, Loc3; Store r3 in Memory Location Loc | 3                                                                       |
| What is the number of cycles needed to execute  | the above code assuming each instruction takes one cycle to execute?    |
|                                                 |                                                                         |
| a. 10                                           |                                                                         |
| O b. 8                                          |                                                                         |
| O c. 9                                          |                                                                         |
| O d. 11                                         |                                                                         |
|                                                 |                                                                         |
| Question 13                                     |                                                                         |
| Complete                                        |                                                                         |
| Mark 0.0 out of 1.0                             |                                                                         |
|                                                 |                                                                         |
| Direct mapping is used for 32 Byte Main memor   | ry and 4 Byte Cache memory, How many bits are required for a TAG field? |
|                                                 |                                                                         |
| O a. 3                                          |                                                                         |
| O b. 8                                          |                                                                         |
| O c. 4                                          |                                                                         |

Question 14

Complete

Mark 1.0 out of 1.0

The two numbers given below are multiplied using Booth's algorithm.

Multiplicand : 0101 1010 1110 1110 Multiplier: 0111 0111 1011 1101

How many additions/Subtractions are required for ?

- a. 4 subtractions and 3 additions
- b. 4 subtractions and 4 additions
- c. 3 subtractions and 3 additions
- Od. 3 subtractions and 4 additions

Question 15

Complete

Mark 1.0 out of 1.0

In the figure shown below, at the adder 4 can be replaced with?



- a. 3
- O b. 5
- c. 2
- O d. 7

| Question 16                                                                                                                                                                     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Complete                                                                                                                                                                        |
| Mark 1.0 out of 1.0                                                                                                                                                             |
|                                                                                                                                                                                 |
| Code:                                                                                                                                                                           |
| DIV.D F0,F2,F4                                                                                                                                                                  |
| ADD.D F6,F0,F8                                                                                                                                                                  |
| S.D F6,0(R1)                                                                                                                                                                    |
| SUB.D F8,F10,F14                                                                                                                                                                |
| MUL.D F6,F10,F8                                                                                                                                                                 |
| How many name-dependencies are available in the given code?                                                                                                                     |
|                                                                                                                                                                                 |
| © a. <sub>3</sub>                                                                                                                                                               |
| O b. 4                                                                                                                                                                          |
| ○ c. 1                                                                                                                                                                          |
| O d. 4                                                                                                                                                                          |
|                                                                                                                                                                                 |
| Question 17                                                                                                                                                                     |
| Complete                                                                                                                                                                        |
| Mark 1.0 out of 1.0                                                                                                                                                             |
| A four-stage pipeline has stage delays of 150, 120, 160, and 140 ns respectively. Registers are used between the stages and have a delay of 10 ns each. What is the cycle time? |
| ○ a. 165 ns                                                                                                                                                                     |
| O b. 175 ns                                                                                                                                                                     |
|                                                                                                                                                                                 |
| O d. 160ns                                                                                                                                                                      |
|                                                                                                                                                                                 |
|                                                                                                                                                                                 |

| Question 18                                                                                                |
|------------------------------------------------------------------------------------------------------------|
| Complete                                                                                                   |
| Mark 1.0 out of 1.0                                                                                        |
| In which architecture can the number of operands be three?                                                 |
| a. accumulator                                                                                             |
| b. register-register                                                                                       |
| <sup>© C.</sup> register-memory                                                                            |
| ○ d. stack                                                                                                 |
| Question 19 Complete                                                                                       |
| Mark 1.0 out of 1.0                                                                                        |
|                                                                                                            |
| For the Software Pipelining, select the correct option.                                                    |
| a. Occupy no code space than loop unrolling                                                                |
| b. Occupy more code space than loop unrolling                                                              |
| c. Occupy less code space than loop unrolling                                                              |
| O d. None of the mentioned                                                                                 |
| Question 20 Complete                                                                                       |
| Mark 1.0 out of 1.0                                                                                        |
|                                                                                                            |
| For the CACHE miss. Choose the right option?                                                               |
| a. All of the mentioned                                                                                    |
| ○ b. The number of times CPU do not get data from CACHE                                                    |
| C. MISS penalty time is measured in terms of time taken to replace the new block in CACHE from main memory |
| ○ d. CACHE MISS is also known as MISS penalty time                                                         |

| Question 21                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Complete  Mark 1.0 out of 1.0                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                             |
| In pipeline processor, which hazard degrade the performance of the pipeline?                                                                                                                                                                                                                                                                                                                                |
| O a. WAR                                                                                                                                                                                                                                                                                                                                                                                                    |
| O b. WAW                                                                                                                                                                                                                                                                                                                                                                                                    |
| ○ c. RAR                                                                                                                                                                                                                                                                                                                                                                                                    |
| □ d. RAW                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                             |
| Question 22                                                                                                                                                                                                                                                                                                                                                                                                 |
| Complete  Mark 1.0 out of 1.0                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                             |
| A half adder is implemented with XOR and AND gates. A full adder is implemented with two half adders and one OR gate. The propagation delay of an XOR gate is twice that of an AND/OR gate. The propagation delay of an AND/OR gate is 1.2 microseconds. A 4-bit ripple-carry binary adder is implemented by using full adders. Find the total propagation time of this 4-bit binary adder in microseconds. |
| ○ a. 19.1 ms                                                                                                                                                                                                                                                                                                                                                                                                |
| O b. 19.4 ms                                                                                                                                                                                                                                                                                                                                                                                                |
| ○ c. 19.8 ms                                                                                                                                                                                                                                                                                                                                                                                                |
| d. 19.2 ms                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                             |
| Question 23                                                                                                                                                                                                                                                                                                                                                                                                 |
| Complete  Mark 1.0 out of 1.0                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                             |
| For Translation Lookaside Buffer. Select the right option?                                                                                                                                                                                                                                                                                                                                                  |
| a. It is a special address translation cache                                                                                                                                                                                                                                                                                                                                                                |
| ○ b. Used for to reduce the no. of memory read cycles                                                                                                                                                                                                                                                                                                                                                       |
| oc. Used for speedup the process                                                                                                                                                                                                                                                                                                                                                                            |
| d. All of the mentioned                                                                                                                                                                                                                                                                                                                                                                                     |

| 22/22, 3:39 PM                                                       | CS-208 End-Sem Online Exam-13-05-2022: Attempt review |
|----------------------------------------------------------------------|-------------------------------------------------------|
| Question <b>24</b>                                                   |                                                       |
| Complete                                                             |                                                       |
| Mark 1.0 out of 1.0                                                  |                                                       |
|                                                                      |                                                       |
|                                                                      |                                                       |
| For the code given below choose the wrong answer                     |                                                       |
| MIPS Code:                                                           |                                                       |
| 1. ADD r1, r2, r3                                                    |                                                       |
| 2. SUB r4, r1, r5                                                    |                                                       |
| 3. AND r6, r1, r7                                                    |                                                       |
| 4. OR r8, r1, r9                                                     |                                                       |
| 5. XOR r10, r1, r11                                                  |                                                       |
|                                                                      |                                                       |
| a. Direct data dependence is there                                   |                                                       |
| O b. Using split phase of the clock, data hazard ca                  | an be eliminated from instruction no. fifth           |
| o c. Using split phase of the clock, data hazard ca                  | n be eliminated from instruction no. fourth           |
| d. Using split phase of the clock, data hazard ca                    | an be eliminated from instruction no. second          |
|                                                                      |                                                       |
|                                                                      |                                                       |
| Question 25                                                          |                                                       |
| Complete  Mark 1.0 out of 1.0                                        |                                                       |
| Mark 1.0 dat of 1.0                                                  |                                                       |
| What is true for virtual memory?                                     |                                                       |
| What is true for virtual memory.                                     |                                                       |
| <ul> <li>a. Processor sends virtual address for page tabl</li> </ul> | e                                                     |
| O b. Processor sends physical address for page ta                    | ble                                                   |
| oc. Processor sends virtual address for main mer                     | nory                                                  |
| d. Processor sends physical address for main m                       | emory                                                 |

| Question 26                                                                 |
|-----------------------------------------------------------------------------|
| Complete  Mark 0.0 out of 1.0                                               |
|                                                                             |
| For the given code ( MIPS processor), the total number of stalls required ? |
| Original code:                                                              |
| L.D F0, 0(R1)                                                               |
| ADD.D F4,F0,F2                                                              |
| S.D F4, 0(R1)                                                               |
| DADDUI R1,R1, #-8                                                           |
| BNE R1,R2,Loop                                                              |
|                                                                             |
|                                                                             |
| O b. 2                                                                      |
| ○ c. 4                                                                      |
| O d. 5                                                                      |
|                                                                             |
|                                                                             |
| Question 27 Complete                                                        |
| Mark 1.0 out of 1.0                                                         |
|                                                                             |
| For 0 0 0 1 0 1 1 1 1 what is the arithmetic shift write operation?         |
|                                                                             |
| O b. 0 1 1 0 1 1 1 1 0                                                      |
| O c. 0 1 1 0 1 1 1 0 1                                                      |
| O d. 0 1 1 0 1 1 0 1 1                                                      |
|                                                                             |
|                                                                             |
| Question 28                                                                 |
| Complete Mark 1.0 out of 1.0                                                |
| Mark 1.0 out of 1.0                                                         |
| Computer architecture course is offered to study of ?                       |
| a. Processor ISA                                                            |
| ○ b. Processor DPA                                                          |
| <ul><li>c. All of the mentioned</li></ul>                                   |
| O d. Processor hardware                                                     |

| Question 29                                                                                                                                                |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Complete  Mark 1.0 out of 1.0                                                                                                                              |
|                                                                                                                                                            |
| For A= 0 0 1 0 1 0 1 0 0 what will be arithmetic shift right?                                                                                              |
| O a. A= 0111 0101 0                                                                                                                                        |
| b. A= 0001 0101 0                                                                                                                                          |
| O c. A= 1111 0101 1                                                                                                                                        |
| O d. A= 0001 0100 0                                                                                                                                        |
|                                                                                                                                                            |
| Question 30                                                                                                                                                |
| Complete  Mark 1.0 out of 1.0                                                                                                                              |
|                                                                                                                                                            |
| Consider a pipeline having 4 phases with their execution delays in ns i.e. IF (60), ID(50), IE(80) and WB(75). The clock duration is calculated based on ? |
| ○ a. WB(75ns)                                                                                                                                              |
| b. IE(80ns)                                                                                                                                                |
| ○ c. IF (60ns)                                                                                                                                             |
| ○ d. ID(50ns)                                                                                                                                              |
|                                                                                                                                                            |
|                                                                                                                                                            |
| Question 31                                                                                                                                                |
| Complete  Mark 0.0 out of 1.0                                                                                                                              |
|                                                                                                                                                            |
| For the assembly code given below, the number of clock cycles required to execute by 5- stage pipeline are ?                                               |
| Code:                                                                                                                                                      |
| LD R1, 16(R5)                                                                                                                                              |
| SW R3, 0(R7)                                                                                                                                               |
|                                                                                                                                                            |
| ○ a. 4 and 5                                                                                                                                               |
|                                                                                                                                                            |
| O c. 4 and 4                                                                                                                                               |
| ○ d. 5 and 4                                                                                                                                               |

| Question 32                                                                                                                                                                        |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Complete                                                                                                                                                                           |
| Mark 1.0 out of 1.0                                                                                                                                                                |
|                                                                                                                                                                                    |
| The number of register available in MIPS architecture are?                                                                                                                         |
| O a. 8                                                                                                                                                                             |
| b. 32                                                                                                                                                                              |
| O c. 28                                                                                                                                                                            |
| O d. 16                                                                                                                                                                            |
|                                                                                                                                                                                    |
|                                                                                                                                                                                    |
| Question <b>33</b> Complete                                                                                                                                                        |
| Mark 1.0 out of 1.0                                                                                                                                                                |
|                                                                                                                                                                                    |
| What is the output of t5 after execution of the following MIPS assembly program by instruction-level parallelism? Consider the initial content of $t0 = 1, t2 = 5$ and $t2 = 10$ . |
| or t0, t1, t2                                                                                                                                                                      |
| xor t1, t2, t0                                                                                                                                                                     |
| and t2, t1, t0                                                                                                                                                                     |
| or t5, t2, t0                                                                                                                                                                      |
|                                                                                                                                                                                    |
|                                                                                                                                                                                    |
| O b. 10                                                                                                                                                                            |
| O c. 9                                                                                                                                                                             |
| O d. 15                                                                                                                                                                            |
|                                                                                                                                                                                    |
|                                                                                                                                                                                    |
| Question 34 Complete                                                                                                                                                               |
| Mark 1.0 out of 1.0                                                                                                                                                                |
|                                                                                                                                                                                    |
| For 0 1 0 1 1 1 1 0 1 what is shift right operation output?                                                                                                                        |
| ○ a. 0 0 1 0 1 1 0 0 0                                                                                                                                                             |
| O b. 0 0 1 0 1 1 1 0 0                                                                                                                                                             |
| O c. 0 0 1 0 1 1 1 1 1                                                                                                                                                             |
| d. 0 0 1 0 1 1 1 1 0                                                                                                                                                               |

| Question 35                                                                               |
|-------------------------------------------------------------------------------------------|
| Complete                                                                                  |
| Mark 0.0 out of 1.0                                                                       |
|                                                                                           |
| If page fault occur?                                                                      |
| a. It is handled by I/O                                                                   |
| <ul><li>b. It is handled by hardware (Processor)</li></ul>                                |
| ○ c. None of the mentioned                                                                |
| ○ d. It is handled by software (OS)                                                       |
|                                                                                           |
| Question <b>36</b>                                                                        |
| Complete                                                                                  |
| Mark 0.0 out of 1.0                                                                       |
| if we run the following program on the pipeline to execute it. Select the correct option. |
| Program:                                                                                  |
| start: ADD R2, R0, R1                                                                     |
| stall                                                                                     |
| ADD R4, R2, R3                                                                            |
| stall                                                                                     |
| stall                                                                                     |
| .end start                                                                                |
|                                                                                           |
| a. Three stalls are required between first ADD instruction and second ADD instruction     |
| b. Two stalls are required between first ADD instruction and second ADD instruction       |
| © c. one stalls is required between first ADD instruction and second ADD instruction      |
| O d. Noe of the mentioned.                                                                |
|                                                                                           |

| Question <b>37</b>                                                                                                                           |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Complete                                                                                                                                     |  |  |  |
| Mark 1.0 out of 1.0                                                                                                                          |  |  |  |
|                                                                                                                                              |  |  |  |
| For the given code ( MIPS processor), the total number of stalls required with loop unrolling 5 copies along with scheduling implementation? |  |  |  |
| Original code:                                                                                                                               |  |  |  |
| L.D F0, 0(R1)                                                                                                                                |  |  |  |
| ADD.D F4,F0,F2                                                                                                                               |  |  |  |
| S.D F4, 0(R1)                                                                                                                                |  |  |  |
| DADDUI R1,R1, #-8                                                                                                                            |  |  |  |
| BNE R1,R2,Loop                                                                                                                               |  |  |  |
|                                                                                                                                              |  |  |  |
| O a. 1                                                                                                                                       |  |  |  |
| ○ b. 2                                                                                                                                       |  |  |  |
| ○ c. 3                                                                                                                                       |  |  |  |
| d. 0                                                                                                                                         |  |  |  |
|                                                                                                                                              |  |  |  |
| Question 38 Complete                                                                                                                         |  |  |  |
| Mark 0.0 out of 1.0                                                                                                                          |  |  |  |
|                                                                                                                                              |  |  |  |
|                                                                                                                                              |  |  |  |
| How many nop (no operation) instruction need to be inserted between the two instructions given below in order to avoid data hazard:          |  |  |  |
| lw t1, 4(t0)                                                                                                                                 |  |  |  |
| add t2, t1, t0                                                                                                                               |  |  |  |
|                                                                                                                                              |  |  |  |
| ○ a. 2                                                                                                                                       |  |  |  |
| ○ b. 3                                                                                                                                       |  |  |  |
| ○ c. 1                                                                                                                                       |  |  |  |
| d. 4                                                                                                                                         |  |  |  |
|                                                                                                                                              |  |  |  |

| Question 39                                                                                                                                                                                                                                                                        |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Complete  Mark 10 and 110                                                                                                                                                                                                                                                          |
| Mark 1.0 out of 1.0                                                                                                                                                                                                                                                                |
| In pipeline, spilt phase concept is used for a clock cycle?                                                                                                                                                                                                                        |
|                                                                                                                                                                                                                                                                                    |
| a. Forward only                                                                                                                                                                                                                                                                    |
| ○ b. None of the mentioned                                                                                                                                                                                                                                                         |
| <ul><li>c. In first half of clock write back and second half forwarding</li></ul>                                                                                                                                                                                                  |
| ○ d. Write back only                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                    |
| Question 40                                                                                                                                                                                                                                                                        |
| Complete                                                                                                                                                                                                                                                                           |
| Mark 1.0 out of 1.0                                                                                                                                                                                                                                                                |
| For single instruction execution?                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                    |
| <ul><li>a. Non-pipeline processor is good</li></ul>                                                                                                                                                                                                                                |
| ○ b. Both pipeline and non-pipeline are good                                                                                                                                                                                                                                       |
| ○ c. Pipeline processor is good                                                                                                                                                                                                                                                    |
| <ul> <li>d. None of the mentioned</li> </ul>                                                                                                                                                                                                                                       |
|                                                                                                                                                                                                                                                                                    |
| Question 41                                                                                                                                                                                                                                                                        |
| Complete                                                                                                                                                                                                                                                                           |
| Mark 1.0 out of 1.0                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                    |
| Consider the unpipelined machine with 10ns clock cycles. It uses four cycles for ALU operations and branches where as five cycles for                                                                                                                                              |
| memory operations. Assume that the relative frequencies of these operations are 40%,20% and 40% respectively. Let due to clock skew and set up pipelining, the machine adds 1 ns of overhead to the clock. How much speed in instruction execution rate will we gain from pipeline |
| ?                                                                                                                                                                                                                                                                                  |
| ○ a. 2X                                                                                                                                                                                                                                                                            |
| ○ b. 3X                                                                                                                                                                                                                                                                            |
| ○ c. 5X                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                                                                                    |

| Question 42 Complete                                                                         |
|----------------------------------------------------------------------------------------------|
| Mark 1.0 out of 1.0                                                                          |
|                                                                                              |
| Which one of the following characteristics is associated with shared memory multiprocessors? |
| a. Tightly coupled and coarse grained parallelism                                            |
| b. Tightly coupled and fine grained parallelism                                              |
| c. Loosely coupled and fine grained parallelism                                              |
| d. Loosely coupled and coarse grained parallelism                                            |
|                                                                                              |
| Question 43                                                                                  |
| Complete  Mark 1.0 out of 1.0                                                                |
|                                                                                              |
| For the instruction given below, select the correct option.                                  |
| I ADD R1, R2, R3                                                                             |
| II SUB R1, R2, R3                                                                            |
| III LW R1, 0(R7)                                                                             |
| IV SW R1, 0(R7)                                                                              |
| V BNE R1, R2, Loop                                                                           |
| ○ a. I & II i-Type, III & IV R-Type and V J-Type Instructions                                |
| ○ b. I & II R-Type, III & IV J-Type and V i-Type Instructions                                |
| © c. I & II R-Type, III & IV i-Type and V J-Type Instructions                                |
| od. None of the mentioned                                                                    |
|                                                                                              |
| Question 44                                                                                  |
| Complete  Mark 1.0 out of 1.0                                                                |
| Wark 1.0 Out of 1.0                                                                          |
| Forwarding can be implemented in 5-stage and 6-stage MIPS pipeline ?                         |
| a. Using one multiplexer                                                                     |
| ○ b. Using two multiplexers with extra latch                                                 |
| ○ c. Using three multiplexers                                                                |
| d. Using two multiplexers                                                                    |
|                                                                                              |

| Question <b>45</b>                                                                                                                         |  |
|--------------------------------------------------------------------------------------------------------------------------------------------|--|
| Complete                                                                                                                                   |  |
| Mark 0.0 out of 1.0                                                                                                                        |  |
| In a 4-bit carry look ahead adder, the propagation delay of EX-OR gate is 20ns, AND and OR gates is 10ns. The sum and carry output of full |  |
| adder takes 20 ns and 10 ns respectively. Find out the total propagation delay of the above adder in ns.                                   |  |
| ○ a. 64 ns                                                                                                                                 |  |
| ○ b. 58 ns                                                                                                                                 |  |
| ○ c. 60 ns                                                                                                                                 |  |
| <ul><li>d. 62 ns</li></ul>                                                                                                                 |  |
|                                                                                                                                            |  |
|                                                                                                                                            |  |
| Jump to                                                                                                                                    |  |